Diameter Optimization of Nano-scale SiNWT Based SRAM Cell

Naif, Yasir Hashim and Hadi, Manap (2015) Diameter Optimization of Nano-scale SiNWT Based SRAM Cell. In: 2015 IEEE International Conference on Control System, Computing and Engineering, 27 - 29 November 2015 , Penang, Malaysia. pp. 87-90..

ICCSCE2015 Paper.pdf

Download (386kB) | Preview
DOI/Official URL: http://iccsce.acscrg.com/


This paper represents diameter and logic voltage level optimizations of 6-Silicon Nanowire Transistors (SiNWT) SRAM. This study is to demonstrate diameter of nanowires effects at a different logic voltage level (Vdd) on the static characteristics of Nano-scale SiNWT Based SRAM Cell. Noise margins (NM) and inflection voltage (Vinf) of transfer characteristics are used as limiting factors in this optimization. Results indicate that optimization depends on both diameters of nanowires and logic voltage level (Vdd). And increasing of logic voltage level from 1V to 3V tends to decrease in optimized nanowires diameters but with increasing in current and power dissipation. SRAM using nanowires transistors must use logic level (2V or 2.5V) to produce SRAM with lower diameters and suitable inflection currents and then with lower power dissipation as possible.

Item Type: Conference or Workshop Item (Paper)
Subjects: Q Science > QC Physics
T Technology > TK Electrical engineering. Electronics Nuclear engineering
Faculty/Division: Faculty of Engineering Technology
Depositing User: Dr. Yasir Hashim Naif
Date Deposited: 18 Jan 2016 04:26
Last Modified: 07 Feb 2018 06:31
URI: http://umpir.ump.edu.my/id/eprint/11635
Download Statistic: View Download Statistics

Actions (login required)

View Item View Item